### CS-E4690 - Programming parallel supercomputers

### Hybrid computing using GPUs

Maarit Korpi-Lagg
maarit.korpi-lagg@aalto.fi





# Recap

The two trajectories resulting from the power wall

Multicore processors (core==CPU)

Lecture 5

Multi-thread processors (e.g. processors with GPUs)

This material



# Schematic comparison



Optimising **sequential** execution

Optimising parallel throughput

Peak throughput of GPUs about 10x higher than multi-core CPUs

DRAM access speed 10x higher for GPUs (made for gaming)



## Leading idea of large-scale computation

Execute sequential parts on CPUs and parallel parts faster on GPUs; Communications between GPUs using MPI



## Schematic model of a GPU

CPU (host); has its own memory, but can access global device memory **Streaming** Input assembler multiprocessor (SM) Adapted from [1] Thread execution manager Device **GPU** Core, or On-chip Cache Cache Cache Cache Cache Cache Cache streaming memory Texture ··· Texture Texture Texture Texture Texture **Texture** Texture processor



Off-chip memory

# **Memory hierarchy**

- Memory transfers between host and device global memory have the highest latency (as bad as 100x the smem); to be minimized
- Access to shared memory and registers have much lower latency
  - Registers are seen by single threads
  - Shared memory is for fast communication between threads in a block
- The sizes of the shared memory and registers are very limited.



Chapter 4 of Programming parallel computers teaches you how to make efficient code by optimizing the memory usage; please read through



## The GPUs in Triton

| Card          | total<br>amount | nodes             | arc     | hitecture | compute<br>threads<br>per GPU | memory<br>per card                         | CUDA<br>compute<br>capability | Slurm<br>feature<br>name | Slurm gres<br>name  |
|---------------|-----------------|-------------------|---------|-----------|-------------------------------|--------------------------------------------|-------------------------------|--------------------------|---------------------|
| Tesla<br>K80* | 12              | gpu[20<br>22]     | Ker     | oler      | 2x2496                        | 2x12GB                                     | 3.7                           | kepler                   | teslak80            |
| Tesla<br>P100 | 20              | gpu[23<br>27]     | Pas     | cal       | 3854                          | 16GB                                       | 6.0                           | pascal                   | teslap100           |
| Tesla<br>V100 | 40              | gpu[1-<br>10]     | Vol     | ta        | 5120                          | 32GB                                       | 7.0                           | volta                    | v100                |
| Tesla<br>V100 | 40              | gpu[28<br>37]     | Vol     | ta        | 5120                          | 32GB                                       | 7.0                           | volta                    | v100                |
| Tesla<br>V100 | 16              | dgx[1-<br>7]      |         | ta        | 5120                          | 16GB                                       | 7.0                           | volta                    | v100                |
| Tesla<br>A100 | 28              | gpu[11<br>17]     | Am      | pere      | 7936                          | 80GB                                       | 8.0                           |                          | a100                |
| gpuam         | nd1 1           | Del<br>Pov<br>R75 | /erEdge | 2021      | rome avx<br>avx2<br>mi100     | 2x8 core<br>AMD<br>EPYC<br>7262<br>@3.2GHz | 250GB<br>DDR4-3200            | EDR                      | 3x<br>MI100<br>32GB |



## The GPUs in Triton

| Card          | total<br>amount | nodes             | arcl   | nitecture | compute<br>threads<br>per GPU | memory<br>per card                         | CUDA (*)<br>compute<br>capability | Slurm<br>feature<br>name | Slurm gres<br>name  |
|---------------|-----------------|-------------------|--------|-----------|-------------------------------|--------------------------------------------|-----------------------------------|--------------------------|---------------------|
| Tesla<br>K80* | 12              | gpu[20-<br>22]    | Кер    | ler       | 2x2496                        | 2x12GB                                     | 3.7                               | kepler                   | teslak80            |
| Tesla<br>P100 | 20              | gpu[23-<br>27]    | Pas    | cal       | 3854                          | 16GB                                       | 6.0                               | pascal                   | teslap100           |
| Tesla<br>V100 | 40              | gpu[1-<br>10]     | Vol    | ta        | 5120                          | 32GB                                       | 7.0                               | volta                    | v100                |
| Tesla<br>V100 | 40              | gpu[28-<br>37]    | Vol    | ta        | 5120                          | 32GB                                       | 7.0                               | volta                    | v100                |
| Tesla<br>V100 | 16              | dgx[1-<br>7]      | Vol    | ta        | 5120                          | 16GB                                       | 7.0                               | volta                    | v100                |
| Tesla<br>A100 | 28              | gpu[11-<br>17]    | Am     | pere      | 7936                          | 80GB                                       | 8.0                               |                          | a100                |
| gpuam         | d1 1            | Del<br>Pov<br>R75 | erEdge | 2021      | rome avx<br>avx2<br>mi100     | 2x8 core<br>AMD<br>EPYC<br>7262<br>@3.2GHz | 250GB<br>DDR4-3200                | EDR                      | 3x<br>MI100<br>32GB |



Kepler architecture



# Kepler SM

- Each SM has its own control units, registers, execution pipelines, caches
- Many cores per SM; how many is architecture dependent
- Special-function units (cos/sin/tan, etc.)
- Shared memory/L1 cache
- Thousands of 32-bit registers
- Double precision units with architecture variable ratio; in Kepler 3:1, nowadays more DPUs.





### Pascal architecture



# **Programming models**

- CUDA (NVIDIA)
- Radeon Open Compute (ROCm) (AMD)
- HIP
- OpenCL
- OpenACC OpenMP
- •

For openCL examples, please refer to https://ppc.cs.aalto.fi/ch4/v0opencl/



## CUDA Execution model

- Main program is executed by the CPU
- CPU needs to communicate with the GPU (Part I)
  - Upload the data to the GPU memory
  - Upload program to the GPU
- Wait (or do something useful) for the GPU to finish computations (Part 2)
- Fetch the results back from the GPU memory (Part 3)





Part 3

Memory transfers between host and device can be the bottleneck

## **CUDA** programming model

#### **Block**

- threads that run on the same streaming multiprocessor (SM) form blocks;
- they communicate with each other through shared memory located on the SM;

#### Grid

Blocks are grouped into a grid; both threads and blocks have a unique identification number

#### Kernel

Is a function that gets executed in parallel on each thread;

Grid

Are executed as a grid of thread blocks

How to Identify who is who and operating on which part of the data?





## **CUDA** programming model

#### **Block**

Phone number

Area code

- threads that run on the same streaming multiprocessor (SM) form blocks;
- they communicate with each other through shared memory located on the SM;

#### Grid Phonebook

• Blocks are grouped into a **grid**; both threads and blocks have a **unique identification number** 

#### Kernel Call the number

Is a function that gets executed in parallel on each thread;

Grid



### **CUDA** concept of warps

- Thread blocks are divided into warps; can be implementation dependent. In NVIDIA GPUs warps have 32 threads, in AMD's 64.
- Warps are physically executed in parallel on the SMs in "SIMD"-like manner.





# Programming model in practise

Let us illustrate the difference of a normal C program and a CUDA one by adding together to numbers

```
C program (full)
// Compute vector sum h C =
h A+h B
void vecAdd(float* h A, float*
h B, float* h C, int n)
for (int i = 0; i < n; i++)
    h C[i] = h A[i] + h B[i];
int main() {
// Memory allocation for h A,
h B, and h C // I/O to read h A
and h B, N elements each ...
vecAdd(h A, h B, h C, N);
     Aalto University
```

```
Cuda (host code)
// Compute vector sum h C = h A+h B
void vecAdd(float* h A, float* h B, float* h C, int
n) // "h "refers to host
int size = n * sizeof(float);
float *d A, *d B, *d C; //Pointers to device mem, hence start
with "d"
cudaMalloc((void **) &d A, size); // Allocating device mem
cudaMemcpy(d A,h A,size,cudaMemcpyHostToDevice);
//Copying data over to device mem
cudaMalloc((void **) &d B, size); // Same stuff for B
cudaMemcpy(d B,h B,size,cudaMemcpyHostToDevice);
cudaMalloc((void **) &d C, size); // Allocation C that'll hold the
result
vecAddKernel<<<256,256>>>(d A,d B,d C, n);
cudaMemcpy(h C,d C,size,cudaMemcpyDeviceToHost);
//Copying result to host
cudaFree(d A); cudaFree(d B); cudaFree(d C);
```

# Prgramming model in practise

```
CUDA (device code)
Kernel function
// Compute vector sum C = A+B
// Each thread performs one pair-wise addition
  global
void vecAddKernel(float* A, float* B, float* C, int n) {
int i = blockDim.x*blockldx.x + threadldx.x;
if(i < n) C[i] = A[i] + B[i];
```

blockDim.x=dimensi
on of the blocks
requested
blockIdx.x=Block ID
amongst all blocks
reserved
threadIdx.x=Unique
identified of the
thread in a block



Allocation of global device memory cudaMalloc((void\*\*) &DevPtr, size\_t size)

- Address of a pointer to the allocated object in device memory
- Size of allocated object in terms of bytes

cudaFree(DevPtr)

Frees object from device global memory

Pointer to freed object



Transferring data to/from device global memory

- o Pointer to destination
- o Pointer to source
- o Number of bytes copied
- o Type/Direction of transfer:

cudaMemcpyHostToDevice

cudaMemcpyDeviceToHost





- 1. exec. config param.: Number of blocks
- 2. exec. config param.: Number of threads



Again works like a phonenumber: areacode-number

#### Construction of the kernel function

Aalto Universitv

```
blockDim.x=dimensi
Cuda (device code)
                                                                   on of the blocks
                          The order of execution is random
                                                                   requested
Kernel function
                                                                   blockldx.x=Block ID
// Compute vector sum C = A+B
                                                                   amongst all blocks
// Each thread performs one pair-wise addition
                                                                   reserved
                                                                   threadIdx.x=Unique
   global
                                                                   identified of the
void vecAddKernel(float* A, float* B, float* C, int n) {
                                                                    thread in a block
int i = blockDim.x*blockldx.x + threadldx.x;
if(i < n) C[i] = A[i] + B[i];
                                           Two built-in variables that enable threads to identify
                                           themselves amongst others and know their own data area.
            With the ceil function we might have reserved extra threads,
            hence now we need to prevent their execution with this if
```

## **CUDA C** keywords for function declaration.

|                           | Executed on the: | Only callable from the: |
|---------------------------|------------------|-------------------------|
| device float DeviceFunc() | device           | device                  |
| global void KernelFunc()  | device           | host                    |
| host float HostFunc()     | host             | host                    |



#### vecAdd is a bad candidate for a CUDA code

- You do a lot of data transfers between the host and device
- Very little computations
- Your CUDA code will be performing worse than a sequential code; there should always be more to compute than communicate to make a reasonable application on GPUs. Remember the ACC model!
- You are REALLY encouraged try this out.





#### Generalization to multidimensional grids

The autopsied example case was dealing with one-dimensional thread blocks. Generally, however, the exec. config params

KernelFunction<<<dimGrid, dimBlock>>>(...);

dimGrid and dimBlock are dim3 type, which is a C struct with three unsigned integer fields: x, y, and z specifying the sizes of the three dimensions. Less than three dimensions are chosen by setting the size of the unused dimensions to 1.

dim3 dimGrid(2, 2, 1); dim3 dimBlock(4, 2, 2);



#### Generalisation to multidimensional grids

dim3 dimGrid(2, 2, 1); dim3 dimBlock(4, 2, 2);

KernelFunction<<<dimGrid, dimBlock>>>(...);

Launch of a kernel makes the following structures available

blockDim.x, blockDim.y, blockDim.z threadldx.x, threadldx.y, threadldx.z blockldx.x, blockldx.y, blockldx.z

which tell the placement of the thread in the hierarchy.





#### Brief intro to shared mem programming model

#### Static shared memory device code

```
__global__
void staticReverse(int *d, int n) {
    __shared__ int s[64];
int t = threadIdx.x;
int tr = n-t-1;
s[t] = d[t];
    __syncthreads();
d[t] = s[tr];
}
```

#### Dynamic shared memory device code

```
__global__
void dynamicReverse(int *d, int n) {
    extern __shared__ int s[];
    int t = threadIdx.x;
    int tr = n-t-1;
    s[t] = d[t];
    __syncthreads();
    d[t] = s[tr];
}
```

#### Calling this kernel from the host:

```
dynamicReverse<<<1, n, n*sizeof(int)>>>(d d, n);
```

Third execution configuration parameter allocating the shared memory



```
cudaMemcpy(d_a, a, numBytes, cudaMemcpyHostToDevice);
increment<<<1,N>>>(d_a);
cudaMemcpy(a, d_a, numBytes, cudaMemcpyDeviceToHost);
```

- Kernel calls are asynchronous; after the kernel is launched, the code returns to the host
- CUDA calls are blocking or synchronous, such as cudaMemcpy
- All device operations run in a stream; if no stream is specified, the default (or "null") stream is used.



```
cudaMemcpy(d_a, a, numBytes, cudaMemcpyHostToDevice);
increment<<<1,N>>>(d_a);
DoSmtghOnHost();
cudaMemcpy(a, d_a, numBytes, cudaMemcpyDeviceToHost);
```

- Overlapping host and device tasks is trivial due to the asynchronous nature of the kernel calls.
- How to make CUDA calls concurrently, f. ex. the computation and data transfers in the above example, requires further techniques with the concept of streams.



```
cudaStream_t stream1;
cudaError_t result;
result = cudaStreamCreate(&stream1);
result = cudaStreamDestroy(stream1);
```

#### Non-default streams in CUDA are

- Declared (1st line),
- Created (3<sup>rd</sup> line), and
- Destroyed (4<sup>th</sup> line)

in host code as above.



result = cudaMemcpyAsync(d\_a, a, N, cudaMemcpyHostToDevice, streamN)

 Async data transfers can be accomplished by CUDA functions such as cudaMemcpyAsync, cudaMemcpy2DAsync(), and cudaMemcpy3DAsync(), where the 5<sup>th</sup> argument is the stream identifier.

increment<<<1,N,0,streamX>>>(d\_a)

 Kernel calls to be executed on non-default stream will have to specify the stream identifier as the 4<sup>th</sup> argument. The third argument is to declare the allocation of shared memory, here none is requested, hence 0.



- cudaDeviceSynchronize();
- 2. cudaStreamSynchronize(stream);
- 3. cudaEventSynchronize(event) (ADVANCED)
- Since all operations in non-default streams are non-blocking with respect to the host code, you need to synchronize the host code with stream operations.
- Ways relevant to us:
  - the host code is blocked until all previously issued operations on the device have completed
  - The host thread is blocked until all previously issued operations in the specified stream have completed



# How to run on multiple GPUs?

- Nowadays commonly possible, also in Triton.
- You ask for multiple GPUs using --gpus-per-node, where N stands for number of requested GPUs. Use N>1 to reserve more than one GPU. See example programs and scripts in GitLab repo GPU/X.



How to setup a code for multiple GPUs and MPI? GPU/sheet6/src/main.cu, reduce-multi.cu and reduce-mpi.cu

## How to run on multiple GPUs?

#### Two general cases:

- GPUs within a single network node: data transfers through peer-to-peer or shared host memory
  - peer-to-peer: cudaDeviceEnablePeerAccess(...), cudaDeviceCanAccessPeer(...), cudaMemcpyPeerAsync(...) [advanced, not needed to solve Sheet 6].
  - Host launches streams on different devices and collects the results.
- GPUs across network nodes
  - Communication through CUDA-aware MPI



# How to run on multiple GPUs?

cudaError\_t cudaGetDeviceCount(int\* count)

Returns the number of devices

cudaError\_t cudaSetDevice(int device)

Device on which the active host thread should execute the device code.

cudaError\_t cudaGetDevice(int\* device)

Returns the device on which the active host thread executes the device code.



#### **CUDA-aware MPI**

# The most likely case, as MPI tends to be SOOO complicated

```
//MPI rank 0
cudaMemcpy(s buf h,s buf d,size,
       cudaMemcpyDeviceToHost);
MPI Send(s buf h,size,MPI CHAR,1,
       100, MPI COMM WORLD);
//MPI rank 1
MPI Recv(r buf h,size,MPI CHAR,0,
       100, MPI COMM WORLD,
       &status);
cudaMemcpy(r_buf_d,r_buf_h,size,
       cudaMemcpyHostToDevice);
```

# Or can we perhaps do this, and life becomes wonderful?

Yes, this is how it works!!!!!!

Thanks to Unified Virtual Addressing (UVA) feature in CUDA; read more from [5]



# Useful reading

- [1] David Kirk & Wen-Mei Whu: "Programming massively parallel processors", third edition, 2017, Morgan Kaufmann, Cambridge, USA
- [2] https://www.nvidia.com/content/dam/en-zz/Solutions/Data-Center/tesla-product-literature/NVIDIA-Kepler-GK110-GK210-Architecture-Whitepaper.pdf
- [3] https://images.nvidia.com/content/pdf/tesla/whitepaper/pascal-architecture-whitepaper.pdf
- [4] https://ppc.cs.aalto.fi/ch4/v1/, .../v2 and .../v3
- [5] https://developer.nvidia.com/blog/introductioncuda-aware-mpi/

